[41] NiO RRAM nano-capacitor array on graphene

ACS Nano 4 (5), 2655-2658 (2010)

Back To Listings
  • First authors: Jong Yeog Son
  • Corresponding authors: Young-Han Shin
  • Whole authors: Jong Yeog Son, Young-Han Shin, Hyungjun Kim, Hyun Myung Jang
  • Authors from M3L: Young-Han Shin
In this study, a NiO RRAM nanocapacitor array was fabricated on a graphene sheet, which was on a Nb-doped SrTiO3 substrate containing terraces with a regular interval of about 100 nm and an atomically smooth surface. For the formation of the NiO RRAM nanocapacitor (Pt/NiO/graphene capacitor) array, an anodic aluminum oxide (AAO) nanotemplate with a pore diameter of about 30 nm and an interpore distance of about 100 nm was used. NiO and Pt were subsequently deposited on the graphene sheet. The NiO RRAM nanocapacitor had a diameter of about 30 ± 2 nm and a thickness of about 33 ± 3 nm. Typical unipolar switching characteristics of the NiO RRAM nanocapacitor array were confirmed. The NiO RRAM nanocapacitor array on graphene exhibited lower SET and RESET voltages than that on a bare surface of Nb-doped SrTiO3.

Authors from M3L

Author from M3L
Young-Han Shin
hoponpop@ulsan.ac.kr